Power-Supply-Noise-Aware Test Pattern Analysis and Regeneration for Yield Improvement
Autor: | Cheng-Yu Han, 韓承佑 |
---|---|
Rok vydání: | 2015 |
Druh dokumentu: | 學位論文 ; thesis |
Popis: | 103 This thesis propose a power-supply-noise-aware test pattern analysis and regeneration framework. The proposed framework analysis timing with reasonable accuracy at much faster speed than existing tools. This technique is very scalable because it is based on linear analytical functions, instead of solving nonlinear functions. Moreover, the function is technology dependent, so there is no need to perform spice characterization for each cells. The experimental results show, for small circuits, the error is less than 5% compared with HSPICE. For large circuits, we achieved 272 times speed up compared with NANOSIM. We perform timing analysis on a 638K gate benchmark circuit to identify 88 timing-violation test patterns (out of 31K test patterns) that are difficult to detect by traditional techniques. After test pattern regeneration, we removed all risky patterns, without fault coverage loss and with only little test inflation. The proposed technique generates shorter test sets and higher fault coverage than commercial power-aware ATPG. |
Databáze: | Networked Digital Library of Theses & Dissertations |
Externí odkaz: |