3×VDD Bidirectional Mixed-Voltage-Tolerant I/O Buffer and 2×VDD Output Buffer with Process and Temperature Compensation

Autor: Jen-Wei Liu, 劉人瑋
Rok vydání: 2010
Druh dokumentu: 學位論文 ; thesis
Popis: 98
This thesis is composed of two parts : a 3×VDD bidirectional mixed-voltage-tolerant I/O buffer, and a 2×VDD output buffer with process and temperature compensation. In the first topic, a 3×VDD bidirectional mixed-voltage-tolerant I/O buffer, which is able to tolerate 3×VDD using stacking transistors in the output stage, is proposed. These transistors are biased by corresponding voltage levels which are generated by a dynamic gate bias generator and a floating N-well circuit when transmitting or receiving signals. In order to prevent the input stage transistors from gate-oxide overstress, an NMOS clamping technique is used to block high input voltages. This design can receive and transmit 0.9 V to 5.0 V (0.9/1.2/1.8/2.5/3.3/5.0 V) signals, which has been implemented using TSMC 1P6M 0.18 μm CMOS process. The second topic shows a 2×VDD output buffer with process and temperature compensation using 1P6M 0.18 μm CMOS process. In this design, a novel process and temperature variation detector is proposed to detect the corners of NMOS and PMOS, respectively. The driving capability of the output stage is enhanced at those corners with low output currents. By contrast, the driving currents is reduced at those corners with high output currents to reduce the variation of output slew rate.
Databáze: Networked Digital Library of Theses & Dissertations