Column-Parallel Correlated Multiple Sampling Circuits for CMOS Image Sensors and Their Noise Reduction Effects
Autor: | Shoji Kawahito, Shinya Itoh, Satoshi Aoyama, Sungho Suh |
---|---|
Jazyk: | angličtina |
Rok vydání: | 2010 |
Předmět: | |
Zdroj: | Sensors, Vol 10, Iss 10, Pp 9139-9154 (2010) |
Druh dokumentu: | article |
ISSN: | 1424-8220 93377436 |
DOI: | 10.3390/s101009139 |
Popis: | For low-noise complementary metal-oxide-semiconductor (CMOS) image sensors, the reduction of pixel source follower noises is becoming very important. Column-parallel high-gain readout circuits are useful for low-noise CMOS image sensors. This paper presents column-parallel high-gain signal readout circuits, correlated multiple sampling (CMS) circuits and their noise reduction effects. In the CMS, the gain of the noise cancelling is controlled by the number of samplings. It has a similar effect to that of an amplified CDS for the thermal noise but is a little more effective for 1/f and RTS noises. Two types of the CMS with simple integration and folding integration are proposed. In the folding integration, the output signal swing is suppressed by a negative feedback using a comparator and one-bit D-to-A converter. The CMS circuit using the folding integration technique allows to realize a very low-noise level while maintaining a wide dynamic range. The noise reduction effects of their circuits have been investigated with a noise analysis and an implementation of a 1Mpixel pinned photodiode CMOS image sensor. Using 16 samplings, dynamic range of 59.4 dB and noise level of 1.9 e- for the simple integration CMS and 75 dB and 2.2 e- for the folding integration CMS, respectively, are obtained. |
Databáze: | Directory of Open Access Journals |
Externí odkaz: |