Autor: |
Min-Su Kim, Youngoo Yang, Hyungmo Koo, Hansik Oh |
Jazyk: |
angličtina |
Rok vydání: |
2021 |
Předmět: |
|
Zdroj: |
Applied Sciences, Vol 11, Iss 1, p 429 (2021) |
Druh dokumentu: |
article |
ISSN: |
2076-3417 |
DOI: |
10.3390/app11010429 |
Popis: |
To improve the performance of analog, RF, and digital integrated circuits, the cutting-edge advanced CMOS technology has been widely utilized. We successfully designed and implemented a high-speed and low-power serial-to-parallel (S2P) converter for 5G applications based on the 28 nm CMOS technology. It can update data easily and quickly using the proposed address allocation method. To verify the performances, an embedded system (NI-FPGA) for fast clock generation on the evaluation board level was also used. The proposed S2P converter circuit shows extremely low power consumption of 28.1 uW at 0.91 V with a core die area of 60 × 60 μm2 and operates successfully over a wide clock frequency range from 5 M to 40 MHz. |
Databáze: |
Directory of Open Access Journals |
Externí odkaz: |
|