Decimal Multiplication in FPGA with a Novel Decimal Adder/Subtractor

Autor: Mário P. Véstias, Horácio C. Neto
Jazyk: angličtina
Rok vydání: 2021
Předmět:
Zdroj: Algorithms, Vol 14, Iss 7, p 198 (2021)
Druh dokumentu: article
ISSN: 1999-4893
DOI: 10.3390/a14070198
Popis: Financial and commercial data are mostly represented in decimal format. To avoid errors introduced when converting some decimal fractions to binary, these data are processed with decimal arithmetic. Most processors only have hardwired binary arithmetic units. So, decimal operations are executed with slow software-based decimal arithmetic functions. For the fast execution of decimal operations, dedicated hardware units have been proposed and designed in FPGA. Decimal multiplication is found in most decimal-based applications and so its optimized design is very important for fast execution. In this paper two new parallel decimal multipliers in FPGA are proposed. These are based on a new decimal adder/subtractor also proposed in this paper. The new decimal multipliers improve state-of-the-art parallel decimal multipliers. Compared to previous architectures, implementation results show that the proposed multipliers achieve 26% better area and 12% better performance. Also, the new decimal multipliers reduce the area and performance gap to binary multipliers and are smaller for 32 digit operands.
Databáze: Directory of Open Access Journals
Nepřihlášeným uživatelům se plný text nezobrazuje