Low Power and High Speed DFT Architecture

Autor: Ahmed K. Jameil
Jazyk: angličtina
Rok vydání: 2016
Předmět:
Zdroj: Diyala Journal of Engineering Sciences, Vol 9, Iss 4 (2016)
Druh dokumentu: article
ISSN: 1999-8716
2616-6909
DOI: 10.24237/djes.2016.09408
Popis: Discrete Fourier Transform (DFT) plays essential role in many signal processing applications. In this paper, novel hardware architecture is presented for DFT. It is based on various transform sizes (N) in aim to provide low power and high speed for modern multimedia applications. The proposed architecture uses two Multipliers and adders to perform the computation of DFT for different sizes of input data. Full analysis of architecture is discussed thoroughly for various transform sizes (N). This analysis consists of power consumption, hardware cost and speed parameters discussion. In addition, the implementation of this architecture in Field Programmable Gate Arrays (FPGA) is explained. Less than 1.62 mW dynamic power consumption for N=128 at 100 MHz operating frequency is achieved by proposed architecture. Finally, the comparison with state of art architectures results reveals that the proposed architecture outperforms other architectures in terms of speed and hardware cost.
Databáze: Directory of Open Access Journals