Faster and Low Power Twin Precision Multiplier
Autor: | Sreedeep, V., Ramkumar, B., Kittur, Harish M |
---|---|
Rok vydání: | 2011 |
Předmět: | |
Druh dokumentu: | Working Paper |
Popis: | In this work faster unsigned multiplication has been achieved by using a combination of High Performance Multiplication [HPM] column reduction technique and implementing a N-bit multiplier using 4 N/2-bit multipliers (recursive multiplication) and acceleration of the final addition using a hybrid adder. Low power has been achieved by using clock gating technique. Based on the proposed technique 16 and 32-bit multipliers are developed. The performance of the proposed multiplier is analyzed by evaluating the delay, area and power, with TCBNPHP 90 nm process technology on interconnect and layout using Cadence NC launch, RTL compiler and ENCOUNTER tools. The results show that the 32-bit proposed multiplier is as much as 22% faster, occupies only 3% more area and consumes 30% lesser power with respect to the recently reported twin precision multiplier. Comment: 5 pages, 10 figures and 5 tables |
Databáze: | arXiv |
Externí odkaz: |