Noise Reduction in CMOS Circuits Through Switched Gate and Forward Substrate Bias
Autor: | Peter Baumgartner, Marc Tiebout, Nicola Zanolla, Claudio Fiegna, Domagoj Siprak |
---|---|
Přispěvatelé: | D. Siprak, M. Tiebout, N. Zanolla, P. Baumgartner, C. Fiegna |
Jazyk: | angličtina |
Rok vydání: | 2009 |
Předmět: |
Engineering
business.industry ANALOG CIRCUITS Transconductance Transistor SWITCHING BIAS Biasing Hardware_PERFORMANCEANDRELIABILITY SUBSTRATE BIAS Noise (electronics) law.invention FLICKER NOISE Voltage-controlled oscillator MOSFET CMOS law Phase noise Electronic engineering Hardware_INTEGRATEDCIRCUITS Electrical and Electronic Engineering business Hardware_LOGICDESIGN |
Popis: | A new concept of noise reduction in CMOS circuits is presented taking advantage of a strong reduction of MOSFET low-frequency noise occurring under switched gate bias conditions and forward substrate bias. The effect of forward substrate bias on noise reduction is significantly larger in switched compared to constant gate bias conditions. Experimental results reveal that forward substrate bias is most effective when applied during the off-state of the transistor. A bias scheme adopting forward substrate bias only during the transistor off-state is suggested by the measurement results of transconductance efficiency gm/Id and intrinsic voltage gain gm/gds showing that these figures of merit are degraded when a forward substrate bias is applied during the on-state. As a first example exploiting the found noise reduction on circuit level, a 14 GHz pMOS VCO is presented. Our results show a significant reduction of close to carrier phase noise when a forward substrate bias is applied to the MOSFETs providing the negative conductance stage for the oscillation of the VCO. The outlined principles can be extended to other circuits and motivate new topologies and biasing schemes for analog and radio frequency CMOS circuits. |
Databáze: | OpenAIRE |
Externí odkaz: |