Dynamic voltage and frequency management for a low-power embedded microprocessor

Autor: Kazuo Kumano, Hirokazu Kawahara, Masakatsu Nakai, Satoshi Akui, Masayuki Shimura, Tetsuo Kondo, Takahiro Seki, Katsunori Seno, Tetsumasa Meguro, Akihiko Hashiguchi
Rok vydání: 2005
Předmět:
Zdroj: IEEE Journal of Solid-State Circuits. 40:28-35
ISSN: 0018-9200
DOI: 10.1109/jssc.2004.838021
Popis: In this paper, a Dynamic Voltage and Frequency Management (DVFM) scheme introduced in a microprocessor for handheld devices with wideband embedded DRAM is reported. Our DVFM scheme reduces the power consumption effectively by cooperation of the autonomous clock frequency control and the adaptive supply voltage control. The clock frequency is controlled using hardware activity information to determine the minimum value required by the current processor load. This clock frequency control is realized without special power management software. The supply voltage is controlled according to the delay information provided from a delay synthesizer circuit, which consists of three programmable delay components, gate delay, RC delay and a rise/fall delay. The delay synthesizer circuit emulates the critical-path delay within 4% voltage accuracy over the full range of process deviation and voltage. This accurate tracking ability realizes the supply voltage scaling according to the fluctuation of the LSI's characteristic caused by the temperature and process deviation. The DVFM contributes not only the dynamic power reduction, but also the leakage power reduction. This microprocessor, fabricated in 0.18 μm CMOS embedded DRAM technology achieves 82% power reduction in a Personal Information Management scheduler (PIM) application and 40% power reduction in a MPEG4 movie playback application. As process technology shrinks, the DVFM scheme with leakage power compensation effect will become more important realizing in high-performance and low-power mobile consumer applications.
Databáze: OpenAIRE