On PSL Properties Re-use in SoC Design Flow Based on Transaction Level Modeling
Autor: | Nicola Bombieri, A. Fedeli, Franco Fummi |
---|---|
Rok vydání: | 2005 |
Předmět: |
PSL
Computer science Design flow Context (language use) Transaction-level Modeling Specification language Integrated circuit design Computer architecture Computer engineering Transaction-level modeling Property reuse System on a chip Hardware_REGISTER-TRANSFER-LEVELIMPLEMENTATION Reference model Formal verification |
Zdroj: | MTV |
ISSN: | 1550-4093 |
DOI: | 10.1109/mtv.2005.15 |
Popis: | In this paper the authors present some key concepts concerning the properties specification language (PSL) utilization in a system level verification flow for system on chip (SoC) designs. As transaction level modeling (TLM) is the de-facto reference model for SoC design flow, the authors evaluate PSL adoption in TLM context. How to save time and effort in the verification phase during system development steps and how to overcome global system verification limitations through a compositional approach are discussed. Two PSL-based techniques, "properties re-use" and "properties refinement", are described and compared in terms of refinement effort and simulation speed delay |
Databáze: | OpenAIRE |
Externí odkaz: |