Bottom-Up Approach for High Speed SRAM Word-line Buffer Insertion Optimization
Autor: | Matthew R. Guthaus, Bin Wu |
---|---|
Rok vydání: | 2019 |
Předmět: |
Hardware_MEMORYSTRUCTURES
Computer science 020208 electrical & electronic engineering Topology (electrical circuits) 02 engineering and technology Capacitance Square (algebra) Dimension (vector space) Logic gate 0202 electrical engineering electronic engineering information engineering Electronic engineering Static random-access memory Line (text file) Word (computer architecture) |
Zdroj: | VLSI-SoC |
Popis: | The delay of a square SRAM array is dominated by the bit line delay due to the high capacitance per unit length attached to the bit line. Hence, SRAM arrays are usually longer in the word line direction. However, the word line delay also increases dramatically in a simple naive topology and can be a dominating factor when the word line dimension is much longer than that of the bit line. Therefore, word line optimization is an important part of SRAM delay optimization. Buffer insertion, which is commonly used for long interconnects, can also be used to improve word line delay. This paper proposes an approach to place and size the buffers to reduce word line and overall SRAM delay. The proposed methodology improves the read critical path delay by 15.7%, at the cost of only 5.26% extra area in a 128 Kbit SRAM. |
Databáze: | OpenAIRE |
Externí odkaz: |