Quantization aware approximate multiplier and hardware accelerator for edge computing of deep learning applications
Autor: | Ch. Keshava Gopal, K. Manikantta Reddy, Devesh Dwivedi, M H Vasantha, Y B Nithin Kumar |
---|---|
Rok vydání: | 2021 |
Předmět: |
Parallel processing (DSP implementation)
Hardware and Architecture Computer science Quantization (signal processing) Hardware acceleration Multiplication Multiplier (economics) Booth's multiplication algorithm Electrical and Electronic Engineering Software Edge computing Electronic circuit Computational science |
Zdroj: | Integration. 81:268-279 |
ISSN: | 0167-9260 |
Popis: | Approximate computing has emerged as an efficient design methodology for improving the performance and power-efficiency of digital systems by allowing a negligible loss in the output accuracy. Dedicated hardware accelerators built using approximate circuits can solve power-performance trade-off in the computationally complex applications like deep learning. This paper proposes an approximate radix-4 Booth multiplier and hardware accelerator for deploying deep learning applications on power-restricted mobile/edge computing devices. The proposed accelerator uses approximate multiplier based parallel processing elements to accelerate the workloads. The proposed accelerator is tested with matrix–vector multiplication (MVM) and matrix–matrix multiplication (MMM) workloads on Zynq ZCU102 evaluation board. The experimental results show that the average power consumption of the proposed accelerator reduces by 34% and 40% for MVM and MMM respectively, as compared to the conventional multiply-accumulate unit that was used in the literature to implement similar workloads. Moreover, the proposed accelerator achieved an average performance of 5 GOP/s and 42.5 GOP/s for MVM and MMM respectively at 275 MHz, which are 14 × and 5 × respective improvements over the conventional design. |
Databáze: | OpenAIRE |
Externí odkaz: |