An FPGA-Based Data Receiver for Digital IC Testing
Autor: | Wei-Chen Huang, Jiun-Lang Huang, Terry Kuo, Guan-Hao Hou |
---|---|
Rok vydání: | 2019 |
Předmět: |
business.industry
Computer science 020208 electrical & electronic engineering Window (computing) 02 engineering and technology Round-trip delay time 020202 computer hardware & architecture Compensation (engineering) Automatic test equipment 0202 electrical engineering electronic engineering information engineering Calibration Waveform Field-programmable gate array Symbol rate business Computer hardware |
Zdroj: | ITC-Asia |
Popis: | FPGA-based digital IC test equipment is a promising solution for low to mid-end applications. In the past, several FPGA data/timing formatters have been demonstrated to generate test waveforms at 100 MHz symbol rate and 200 ps or better resolution. In this paper, an FPGA-based test response receiver for digital IC testing is proposed. First, a three-stage round-trip-delay compensation scheme is introduced so that the strobe window can fully cover the test response window. Then, the corresponding characterization and calibration techniques are developed for the programmable delay line and roundtrip-delay. A prototype receiver is implemented on a Xilinx Spartan 6 FPGA; measurement results show that it is capable of 100 MHz sampling rate with 200 ps strobe position resolution. |
Databáze: | OpenAIRE |
Externí odkaz: |