Autor: |
T. Cahyadi, E. C. Chua, S. Mittl, H. Jiang, F. Chen |
Rok vydání: |
2013 |
Předmět: |
|
Zdroj: |
Proceedings of the 20th IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA). |
DOI: |
10.1109/ipfa.2013.6599156 |
Popis: |
A correlation study of middle-of-line (MOL) electrical test method with its inline polysilicon gate (PC) and the diffusion contacts (CA) photolithography overlay data is presented in this paper for wafers fabricated by gate first CMOS process at 32nm. The physical analysis by scanning electron microscopy (SEM) further confirmed the accuracy of the electrical test method in explaining the physical values of global shift and local shift. Therefore, this electrical PC-to-CA testing methodology can be adopted cost effectively for an accurate MOL reliability assessment and process diagnostics in a timely and comprehensive manner. |
Databáze: |
OpenAIRE |
Externí odkaz: |
|