8 GHz 1V, CMOS quadrature downconverter for wireless applications

Autor: Farsheed Mahmoudi, C. Andre T. Salama
Rok vydání: 2006
Předmět:
Zdroj: Analog Integrated Circuits and Signal Processing. 48:185-197
ISSN: 1573-1979
0925-1030
DOI: 10.1007/s10470-006-7630-y
Popis: The design and implementation of an 8 GHz CMOS quadrature downconverter, achieving simultaneously low voltage supply operation and good linearity is presented in this paper. This is achieved by relaxing the inherent tradeoff between power conversion gain and linearity governing all active mixers and implementing a mixer using a new version of the bias-offset technique. The quadrature generator uses active inductors embodied in the LO buffer, and provides easy tuning by relaxing the coupling between amplitude and phase tuning of the outputs. It also provides reduced power consumption by eliminating the buffers located between the quadrature generator and the mixers. A prototype implemented in a 0.18 ?m CMOS technology occupies an area of 0.44 × 0.3 mm2, operates from a 1V power supply and features an IIP3 of +3.5 dBm, an IIP2 of better than +48 dBm, an input compression point of ?5.5 dBm, a power conversion gain of +6.5 dB for the mixers and a quadrature phase and amplitude matching of better than 1.5° and 1 dB respectively over a bandwidth of 100 MHz after tuning. The overall power consumption of the quadrature downconverter is 25.8 mW.
Databáze: OpenAIRE