Implementation of G.723.1Decoder on Zynq FPGA using HLS

Autor: Jawed Qumar, M Koushik, Shashidhar Shivanagi, Gaurav Gupta, D. Saravanan
Rok vydání: 2017
Předmět:
Zdroj: 2017 International Conference on Inventive Computing and Informatics (ICICI).
DOI: 10.1109/icici.2017.8365351
Popis: For the speech communication techniques there is a lot of scope nowadays. Due to number of applications increasing, there is a need for the approach for the data compression techniques which uses bandwidth and storage space. In this MP-MLQ excitation which has high rate working mode ITU-T G723.1 algorithm is implemented. The G723.1 Decoder is implemented through HLS on to the Zynq-7 ZC706 FPGA Evaluation Board. The comparison of the area utilization is done at C-synthesis level, post-synthesis level, post-implementation level.
Databáze: OpenAIRE