Flexible Signal Processing Platform Chip for Software Defined Radio with 103 GOPS Dynamic Reconf1gurable Logic Cores

Autor: Iwao Sugiyama, Teruo Ishihara, Hideki Yoshizawa, Yuki Sakai, Seiichi Nishijima, Miyoshi Saito, Yoshio Hirose, Naoki Odate, Hisanori Fujisawa, Katsuhiro Yoda
Rok vydání: 2006
Předmět:
Zdroj: 2006 IEEE Asian Solid-State Circuits Conference.
DOI: 10.1109/asscc.2006.357853
Popis: Software defined radio (SDR) is expected to be a progressive technology for wireless communications under multi-communication systems. SDR requires high performance, low power consumption, and short latency hardware. We have developed a single-chip baseband processing LSI for SDR based on a hybrid architecture of coarse-grain reconfigurable logic cores and flexible accelerator modules to achieve the required features. The maximum performance is 103 GOPS. Moreover, we implemented IEEE 802.11a and IEEE 802.11b, and show the effectiveness in latency.
Databáze: OpenAIRE