Autor: |
Taek-Jun Kwon, J. Sondeen, Joong-Seok Moon, Jeffrey Draper |
Rok vydání: |
2004 |
Předmět: |
|
Zdroj: |
ISCAS (2) |
DOI: |
10.1109/iscas.2004.1329306 |
Popis: |
The Data-Intensive Architecture (DIVA) system incorporates Processing-In-Memory (PIM) chips as smart-memory coprocessors to a microprocessor. This architecture exploits inherent memory bandwidth both on chip and across the system to target several classes of bandwidth-limited applications. A key capability of this architecture is the support of parallel single-precision floating-point operations. Each PIM chip includes eight single-precision FPUs, each of which supports eight basic instructions and IEEE-754 compliant rounding and exceptions. Through block sharing and a hardware-efficient division algorithm, the resulting FPU is well-balanced between area and performance. This paper focuses on the novel divide algorithm implemented and documents the fabrication and testing of a prototype FPU based on standard cell methodology in TSMC 0.18 /spl mu/m CMOS technology. |
Databáze: |
OpenAIRE |
Externí odkaz: |
|