Low-voltage power-efficient BiDPL adder for VLSI applications
Autor: | Martin Margala, Nelson G. Durdle |
---|---|
Rok vydání: | 1999 |
Předmět: |
Very-large-scale integration
Engineering Adder business.industry Circuit design General Engineering Electrical engineering Integrated circuit law.invention CMOS law Hardware_INTEGRATEDCIRCUITS Electronic engineering Serial binary adder Carry-save adder Hardware_ARITHMETICANDLOGICSTRUCTURES business Low voltage |
Zdroj: | Microelectronics Journal. 30:193-197 |
ISSN: | 0026-2692 |
Popis: | This paper presents a new low-voltage power-efficient adder design, based on a Bipolar Double Pass-Transistor Logic (BiDPL), suitable for VLSI applications. The new adder delivers significantly higher performance for the same amount of power needed to execute an adder operation. The new BiDPL adder is more power-efficient at very low supply voltages (1.1–2 V) than a conventional CMOS adder design and the best low-voltage low-power adder reported in literature. The proposed BiDPL adder outperforms in power-efficiency both designs by as much as 61% and 535% respectively. Under optimal conditions ( V dd =1.6 V ), the BiDPL adder is 40% more efficient than a standard CMOS adder and up to 300% more efficient than the low-power adder proposed by Wu and Ng (Electronics Letters, Vol. 33, No. 8, 1997). At 1.2 V power supply, the proposed new BiDPL adder is 46% more power-efficient than a standard CMOS adder. The low-power low-voltage adder proposed by Wu and Ng is not operational below 1.5 V. All experimental circuits were designed and fabricated with 0.8 μm BiCMOS technology. |
Databáze: | OpenAIRE |
Externí odkaz: |