Signal/power integrity design strategy for low-cost package of high-speed memory I/O interfaces

Autor: Hao-Hsiang Chuang, Darren Hsu, Chih-Jung Hsu, Raphael Huang, Ming-Zhang Hong, Li Chang Hsiao, Tzong-Lin Wu
Rok vydání: 2009
Předmět:
Zdroj: 2009 IEEE Electrical Design of Advanced Packaging & Systems Symposium (EDAPS).
DOI: 10.1109/edaps.2009.5404014
Popis: Based on the characteristic current on the stub series terminated logic (SSTL) topology, three design parameters, the effective power and ground inductance and the signal loop inductance, are proposed to evaluate on the performance of signal integrity (SI) and power integrity (PI) for the memory circuits. From these three parameters, a design flow systematically describes how to design the layout of package for the designers is presented. Using this design flow, an improved package, which refines from a real package substrate, are shown to have better performance of SI and PI under the condition of identical layout area. Finally, the chip-package co-simulation at time domain verified the validity of the design ideas.
Databáze: OpenAIRE