Approximative Signed Wallace Tree Multiplier Using Reversible Logic

Autor: Ragoju Raviteja, Mittapelli Kalyan Krishna, Gare Sandhya, N. Srinivasa Reddy
Rok vydání: 2023
Předmět:
Zdroj: International Journal for Research in Applied Science and Engineering Technology. 11:2474-2478
ISSN: 2321-9653
DOI: 10.22214/ijraset.2023.50668
Popis: The bulk of high-performance and information systems, including microcomputers and digital signal processors, have multipliers as an essential piece of hardware. Convolutional unit are the computationally demanding and performancedetermining operating units in the vast majority of signal conditioning applications. Its length, latency, and power for convolution units, which largely employ adders and multiplyers, are strongly influenced by multipliers. Multimedia and convolution neural networks, which employ processing units, are two examples of real-world applications that place a high demand on high speed multipliers which are optimised both size and power. This project presents an innovative approximation sign Wallace tree multiplication with a approximative 4:2 compressor. Reversible circuitry improves the design for implementation.
Databáze: OpenAIRE