A noise optimization technique for codesign of CMOS radio-frequency low noise amplifiers and low-quality spiral inductors
Autor: | Chin-Long Wey, Shaolei Quan |
---|---|
Rok vydání: | 2004 |
Předmět: |
Engineering
Noise temperature Noise-figure meter business.industry Electrical engineering Y-factor Hardware_PERFORMANCEANDRELIABILITY Noise figure Noise (electronics) Low-noise amplifier Hardware_GENERAL Hardware_INTEGRATEDCIRCUITS Electronic engineering Effective input noise temperature Flicker noise business |
Zdroj: | ACM Great Lakes Symposium on VLSI |
DOI: | 10.1145/988952.988996 |
Popis: | Series resistance associated with inductor is usually ignored in noise optimization for CMOS low noise amplifiers (LNAs). With low-quality on-chip inductor the series resistance, however, degrades input matching and increases noise figure considerably. The LNA design is complicated by the fact that the series resistance varies with inductance in some specific pattern determined by physical implementation for on-chip inductor. This paper presents a novel noise optimization technique for the codesign of LNA and low-quality square spiral inductor. Theoretical derivation is given to model the tradeoff between thermal noise of series resistance and transistor channel noise for minimizing noise figure. A figure-of-merit (FOM) is proposed to characterize the relation between quality factor and effective inductance for square spiral inductor. The codesign of LNA and inductor is done by performing noise optimization for constant FOM. Design procedure is developed and validated by post-layout simulation in AMI 0.6um CMOS process with Cadence SpectreRF and Berkeley ASITIC tools. |
Databáze: | OpenAIRE |
Externí odkaz: |