Power efficiency evaluation in Dickson and voltage doubler charge pump topologies

Autor: Alessandro Cabrini, D. Baderna, Guido Torelli, Marco Pasotti
Rok vydání: 2006
Předmět:
Zdroj: Microelectronics Journal. 37:1128-1135
ISSN: 0026-2692
Popis: This paper presents a theoretical and experimental comparison between two charge pump architectures commonly used in CMOS integrated circuits, namely the Dickson scheme and the cascade of voltage doublers. The comparison is carried out considering power efficiency as the main feature of interest. To compare the two topologies, two charge pumps were integrated in 0.18-μm triple-well CMOS technology. The two charge pumps were designed with the same operating clock frequency, the same storage capacitance per stage, and the same number of stages (and, thus, approximately the same area). The theoretical and the experimental comparison showed that the power efficiency of the voltage doubler scheme is higher (by about 13% at I out = 1 mA ), mainly thanks to the lower parasitic capacitance associated to the boosted nodes.
Databáze: OpenAIRE