A 64-Mb DRAM with meshed power line

Autor: Y. Nakata, Michihiro Inoue, S. Matsumoto, M. Sasago, J. Hasegawa, T. Yabu, T. Yamada, N. Matsuo, A. Shibayama, S. Okada, N. Amano
Rok vydání: 1991
Předmět:
Zdroj: IEEE Journal of Solid-State Circuits. 26:1506-1510
ISSN: 0018-9200
Popis: A 64-Mb dynamic RAM (DRAM) has been developed with a meshed power line (MPL) and a quasi-distributed sense-amplifier driver (qDSAD) scheme. It realizes high speed, t/sub RAS/=50 ns (typical) at V/sub cc/=3.3 V, and 16-b input/output (I/O). This MPL+qDSAD scheme can reduce sensing delay caused by the metal layer resistance. Furthermore, to suppress crosstalk noise, a V/sub SS/ shield peripheral layout scheme has been introduced, which also widens power line widths. This 64-Mb DRAM was fabricated with 0.4- mu m CMOS technology using KrF excimer laser lithography. A newly developed memory cell structure, the tunnel-shaped stacked-capacitor cell (TSSC), was adapted to this 64-Mb DRAM. >
Databáze: OpenAIRE