A High Performance 50% Clock Duty Cycle Regulator

Autor: Yong-Sheng Yin, Hong-Hui Deng, Peng Huang
Rok vydání: 2011
Předmět:
Zdroj: Communications in Computer and Information Science ISBN: 9783642181337
DOI: 10.1007/978-3-642-18134-4_33
Popis: A low-jitter clock duty cycle corrector circuit applied in high performance ADC is presented in the paper, such circuits can change low accuracy input signals with different frequencies into 50% pulse width clock. The result have show that the circuit could lock duty cycle rapidly with an accuracy of 50% ± 1% in 200ns. This circuit have 10%-90% of duty cycle input, and clock jitter could be suppressed to less than 5ps. The method used in the circuit, which provides little relationship with the noise and process mismatch, is widely used Implemented in 0.18μm CMOS process.
Databáze: OpenAIRE