Autor: |
Byung Lyul Park, Jong-min Baek, J.H. Jung, Jang-Yong Bae, G.H. Choi, G.J. Seong, H.B. Lee, Joo Tae Moon, Jang-Hee Lee, J.H. Son, Jae-joon Oh, S.Y. Lee, Sun-Rae Kim, Sang-rok Hah, Kihyun Choi, Hee-sook Park, U-In Chung, Jong Won Hong |
Rok vydání: |
2007 |
Předmět: |
|
Zdroj: |
2007 IEEE International Interconnect Technology Conferencee. |
DOI: |
10.1109/iitc.2007.382350 |
Popis: |
This paper describes the development of Cu interconnect technology for memory devices. A highly reliable sub 50 nm Cu interconnect lines were successfully fabricated by using optimized iPVD barrier/seed and electroplating process. The resistivity of Cu lines was reviewed with that of Al for extendibility of Cu. The Cu TDDB lifetime in user conditions was investigated to confirm the reliability of Cu process integration. It can be predicted that Cu metallization can satisfy the requirements of sub 50 nm trench pattern, which are lower resistance than Al and good reliabilities. |
Databáze: |
OpenAIRE |
Externí odkaz: |
|