Autor: |
S. Wilson, Ghavam G. Shahidi, Werner A. Rausch, Rajiv V. Joshi, W. H. Henkels, Wei Hwang |
Rok vydání: |
2002 |
Předmět: |
|
Zdroj: |
1998 IEEE International SOI Conference Proceedings (Cat No.98CH36199). |
DOI: |
10.1109/soi.1998.723146 |
Popis: |
Design issues associated with dynamic circuits such as collisions, pulse widening, and noise margins are anticipated to be very sensitive to SOI process and device conditions. Multi-port dynamic register files and latches are important elements in current microprocessors. We designed such a register file and latch for bulk silicon technology, but it can be fabricated in SOI technology without any body contacts. The register file and latch function at frequencies higher than 660 MHz. The salient features are low voltage operability, fully collision-free operation and minimum noise. A robust design is demonstrated with respect to input pulse width variation and skew margins. Charge sharing noise and noise due to leakage coupling and power supply variations are controlled using half latches on the dynamic nodes and by properly optimizing circuits and layouts. |
Databáze: |
OpenAIRE |
Externí odkaz: |
|