Popis: |
This paper presents complimentary 85V-rated LDMOS devices integrated in a 180nm power management technology platform. The devices are fabricated using a design technique which utilizes tapered dielectric regions in combination with patterned floating field plated structures. The performance of the new structures are compared to conventional LDMOS structures and it shown that the floating field plated structures have superior BVds-Ron, sp, HCI reliability, and forward safe operating area figures-of-merit. These devices exhibit best-in-class BVds-Ron, sp figure-of-merit (NLDMOS : BVds=130V/Ron, sp=195mΩ.mm2 and PLDMOS : BVds=140V/Ron, sp=530mΩ.mm2) and hot carrier reliability in excess of 10 years analog lifetime for rated VDS = 85V and full range of VGS. These devices enable cost effective integration of PoE systems with multiple interface channels and auxiliary switching regulators. |