An 800MHz embedded DRAM with a concurrent refresh mode

Autor: T. Kirihata, P. Parries, D. Hanson, H. Kim, J. Golz, G. Fredeman, R. Rajeevakumar, J. Griesemer, N. Robson, A. Cestero, M. Wordeman, S. Iyer
Rok vydání: 2004
Zdroj: 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
Databáze: OpenAIRE