A high level synthesis interface to erasable programmable logic devices
Autor: | T. Fuhrman, A. Doshi, A. Goel |
---|---|
Rok vydání: | 2002 |
Předmět: |
business.industry
Computer science Macrocell array Programmable logic array Programmable logic device Logic synthesis Computer architecture Embedded system High-level synthesis Erasable programmable logic device Field-programmable gate array business Simple programmable logic device Hardware_LOGICDESIGN |
Zdroj: | Proceedings of IEEE Custom Integrated Circuits Conference - CICC '93. |
DOI: | 10.1109/cicc.1993.590479 |
Popis: | A high-level synthesis tool for erasable programmable logic devices is described. The intended use of this tool is rapid prototyping of custom designs. Unlike existing synthesis tools for field programmable logic devices, which perform Boolean-level minimization only, this tool performs the high-level synthesis tasks of scheduling, allocation, resource sharing, and binding. The advantage of this approach is that the same Verilog input description and the same synthesis tool are used to synthesize both the custom design and the prototype, thereby guaranteeing consistency. This tool has been tested on several design examples and verified via simulation and working programmed parts to match the behavioral specification. |
Databáze: | OpenAIRE |
Externí odkaz: |