Tools for validating asynchronous digital circuits

Autor: C. Farnsworth, A. Ashkinazy, S. Sikand, G. Gendel, D. Edwards
Rok vydání: 2002
Předmět:
Zdroj: ASYNC
DOI: 10.1109/async.1994.656282
Popis: Asynchronous design methodologies can yield designs that are smaller and/or consume less power, than their synchronous counterparts. Traditional tools, oriented toward synchronous designs, may miss critical asynchronous design problems. This paper describes the modeling methodology and hazard analysis of the SlMIC logic simulator that address asynchronous designs. It also describes tools and a methodology for generating accurate timing models from SPICE simulations and for analyzing and viewing dynamic power consumption. Finally, it presents a case study illustrating the use of these tools in a leading-edge asynchronous design.
Databáze: OpenAIRE