Dependence of Device Structures on Latchup Immunity in a High-Voltage 40-V CMOS Process With Drain-Extended MOSFETs
Autor: | Sheng-Fu Hsu, Ming-Dou Ker |
---|---|
Rok vydání: | 2007 |
Předmět: |
Engineering
Silicon business.industry Transistor Electrical engineering chemistry.chemical_element High voltage Hardware_PERFORMANCEANDRELIABILITY Electronic Optical and Magnetic Materials law.invention CMOS chemistry law Transmission line MOSFET Hardware_INTEGRATEDCIRCUITS Electrical and Electronic Engineering business NMOS logic Voltage |
Zdroj: | IEEE Transactions on Electron Devices. 54:840-851 |
ISSN: | 1557-9646 0018-9383 |
DOI: | 10.1109/ted.2007.892013 |
Popis: | The dependence of device structures on latchup immunity in a 0.25-mum high-voltage (HV) 40-V CMOS process with drain-extended MOS (DEMOS) transistors has been verified with silicon test chips and investigated with device simulation. Layout parameters such as anode-to-cathode spacing and guard ring width are also investigated to find their impacts on latchup immunity. It was demonstrated that the drain-extended NMOS with a specific isolated device structure can greatly enhance the latchup immunity. The proposed test structures and simulation methodologies can be applied to extract safe and compact design rule for latchup prevention of DEMOS transistors in HV CMOS process |
Databáze: | OpenAIRE |
Externí odkaz: |