Autor: |
Junbum Han, Daeyun Kim, Minkyu Song, Kyungtae Kim, Donggwi Choi |
Rok vydání: |
2011 |
Předmět: |
|
Zdroj: |
2011 IEEE 9th International New Circuits and systems conference. |
DOI: |
10.1109/newcas.2011.5981318 |
Popis: |
In this paper, a 10-b 500MS/s A/D converter (ADC) with a hybrid calibration and a new error correction logic is discussed. The proposed ADC employs a single-channel cascaded folding-interpolating architecture whose folding rate (FR) is 25 and interpolation rate (IR) is 8. In order to overcome the disadvantage of offset error, at the open-loop amplifier, a hybrid self-calibration circuit is proposed. Further, a novel prevision digital error correction logic (DCL) for folding ADC is also described. The ADC prototype using 130nm 1P6M CMOS has a DNL of ±0.8LSB and an INL of ±1.0LSB. The measured SNDR is 52.34-dB and SFDR is 62.04-dBc when the input frequency is 78.15MHz at 500MS/s conversion rate. The SNDR of the ADC is 7-dB higher than the same circuit without the proposed calibration. The effective chip area is 1.55mm and the power dissipates 300mW including peripheral circuits at 1.2/1.5V power supply. |
Databáze: |
OpenAIRE |
Externí odkaz: |
|