An 8Gb/s/link, 6.5mW/Gb/s memory interface with bimodal request bus

Autor: T. J. Chin, Hae-Chang Lee, Mahabaleshwara, Xudong Shi, Ken Chang, Jie Shen, Wendemagegnehu T. Beyene, Chris Madden, Alok Austin Gupta, Kashinath Prabhu, Norman Chan, Kambiz Kaviani, Catherine Chen, Ting Wu, Leneesh Raghavan
Rok vydání: 2009
Předmět:
Zdroj: 2009 IEEE Asian Solid-State Circuits Conference.
Popis: An 8Gb/s/link power optimized controller memory interface is implemented in TSMC 40nm G CMOS process. It is composed of 32 differential data links to support 32GB/s payload. The bimodal drivers of the request bus enable support of both 12 bits of 2Gb/s/link single-ended RSL (Rambus Signaling Level) for existing XDRTM memory and 6 bits of 8Gb/s/link differential signaling for next generation XDR2TM memory. A 1-tap pre-emphasis transmitter equalizer and a source-degenerated linear receiver equalizer with offset trim are added on this controller interface to reduce signal swing and thus minimize power in both write and read directions. The measurement results show that with a 100mV swing (peak-to-peak single-ended) for the read and a 150mV swing for the write, the timing margin is greater than 0.25UI at a BER of 10-12 with real memory transactions. The measured power efficiency for the PHY is 6.5mW/Gb/s.
Databáze: OpenAIRE