Design of Low-Area and High Speed Pipelined Single Precision Floating Point Multiplier
Autor: | Thiruvenkadam Krishnan, S. Saravanan |
---|---|
Rok vydání: | 2020 |
Předmět: |
Divide and conquer algorithms
0209 industrial biotechnology Adder business.industry Computer science 020208 electrical & electronic engineering Binary number 02 engineering and technology Single-precision floating-point format Significand 020901 industrial engineering & automation 0202 electrical engineering electronic engineering information engineering Multiplier (economics) Multiplication Hardware_ARITHMETICANDLOGICSTRUCTURES Arithmetic business Field-programmable gate array Digital signal processing |
Zdroj: | 2020 6th International Conference on Advanced Computing and Communication Systems (ICACCS). |
DOI: | 10.1109/icaccs48705.2020.9074366 |
Popis: | Floating point multiplication is a common operation in advance Digital Signal Processing (DSP) applications. This paper explains a 32-bit binary Floating Point Multiplier (FPM) architecture using an area efficient array multiplier. The proposed multiplier generates only the needed MSB bits of the product mantissa by making use of Divide and Conquer (D&C) algorithm with a modified Full Adder (FA) to increase the speed of multiplication. The pipeline architecture is also proposed to improve the performance of the multiplication in terms of reduced delay and power. The proposed FPM is compared with booth recoding based FPM and the various performance measures such as area, power and delay are analyzed. |
Databáze: | OpenAIRE |
Externí odkaz: |