An Embedded All-Digital Circuit to Measure PLL Response
Autor: | Richard J. Desantis, Dennis M. Fischette, Gerry R. Talbot, Alvin Leng Sun Loke |
---|---|
Rok vydání: | 2010 |
Předmět: |
Digital electronics
Engineering business.industry Bandwidth (signal processing) Hardware_PERFORMANCEANDRELIABILITY Integrated circuit law.invention Phase-locked loop Step response CMOS Control theory law Hardware_INTEGRATEDCIRCUITS Electronic engineering System on a chip Electrical and Electronic Engineering business Frequency modulation |
Zdroj: | IEEE Journal of Solid-State Circuits. 45:1492-1503 |
ISSN: | 0018-9200 |
DOI: | 10.1109/jssc.2010.2048143 |
Popis: | We present an all-digital measurement circuit that enables wafer-level test and characterization of phase-locked loop (PLL) response. Through modifications only in the PLL feedback divider state machine, this technique facilitates accurate estimation of PLL frequency-domain closed-loop bandwidth and gain peaking by respectively measuring the time-domain crossover time and maximum overshoot of phase error to a self-induced phase step in the feedback clock. These transient measurements are related back to bandwidth and peaking through the proportionality relationships of crossover time to reciprocal bandwidth and maximum overshoot to peaking. The design-for-test circuit can be used to generate a transient plot of step response, measure static phase error, and observe phase-lock status. We report silicon results from two demonstration vehicles built in a 45-nm SOI-CMOS logic technology for high-performance microprocessors. |
Databáze: | OpenAIRE |
Externí odkaz: |