Autor: |
B. Tapasvi, N .Udaya Kumar, K. Bala Sinduri, B.G.S.S.B. Lakshmi |
Rok vydání: |
2015 |
Předmět: |
|
Zdroj: |
2015 IEEE International Conference on Electrical, Computer and Communication Technologies (ICECCT). |
DOI: |
10.1109/icecct.2015.7226154 |
Popis: |
Carry Select Adder (CSLA) is one of the faster adder used in many data-processing processors to perform fast arithmetic functions. The speed of operation of such an adder is limited by carry propagation from input to output. This paper discusses about the implementation of linear Carry Select Adder with Kogge Stone Adderwith out ZFC. The Kogge Stone parallel approach will give option to generate fast carry for intermediate stages. From the structure of linear CSLA it is clear that there is scope for reducing the area in CSLA by using a first zero finding logic. 64-bit linear CSLA architecture is implemented with out using multiplexer which reduces area with slight increase in delay. Simulation and Synthesis are carried on Modelsim 6.3 and Xilinx ISE 12.2. |
Databáze: |
OpenAIRE |
Externí odkaz: |
|