Energy efficient mapping on manycore with dynamic and partial reconfiguration: Application to a smart camera

Autor: Bonamy, Robin, Bilavarn, Sebastien, Muller, Fabrice, Duhem, François, Heywood, Simon, Millet, Philippe, Lemonnier, Fabrice
Přispěvatelé: Laboratoire d'Electronique, Antennes et Télécommunications (LEAT), Université Côte d'Azur (UCA)-Université Nice Sophia Antipolis (... - 2019) (UNS), COMUE Université Côte d'Azur (2015-2019) (COMUE UCA)-COMUE Université Côte d'Azur (2015-2019) (COMUE UCA)-Centre National de la Recherche Scientifique (CNRS), Laboratoire de Traitement du signal [EPFL] / Signal Processing Laboratories (SP Lab), Ecole Polytechnique Fédérale de Lausanne (EPFL), Université Nice Sophia Antipolis (... - 2019) (UNS), Thales Research and Technology [Palaiseau], THALES, Embedded System Lab (ESL), Thales Research and Technology, COMUE Université Côte d'Azur (2015-2019) (COMUE UCA)-COMUE Université Côte d'Azur (2015-2019) (COMUE UCA)-Centre National de la Recherche Scientifique (CNRS)-Université Côte d'Azur (UCA)
Jazyk: angličtina
Rok vydání: 2018
Předmět:
Zdroj: International Journal of Circuit Theory and Applications
International Journal of Circuit Theory and Applications, Wiley, 2018, ⟨10.1002/cta.2508⟩
ISSN: 0098-9886
1097-007X
DOI: 10.1002/cta.2508⟩
Popis: International audience; This paper describes a methodology to improve the energy efficiency of high-performance mul-tiprocessor architectures with Dynamic and Partial Reconfiguration (DPR), based on a thorough application study in the field of smart camera technology. FPGAs are increasingly being used in cameras owing to their suitability for real-time image processing with intensive, high-performance tasks, and to the recent advances in dynamic reconfiguration that further improve energy efficiency. The approach used to best exploit DPR is based on the better coupling of two decisive elements in the problem of heterogeneous deployment: design space exploration and advanced scheduling. We show how a tight integration of exploration, energy-aware scheduling , common power models, and decision support in heterogeneous DPR multiprocessor SoC mapping can be used to improve the energy efficiency of hardware acceleration. Applying this to a mobile vehicle license plate tracking and recognition service results in up to a 19-fold improvement in energy efficiency compared with software multiprocessor execution (in terms of energy–delay product), and up to more than a 3-fold improvement compared with a multipro-cessor with static hardware acceleration (i.e. without DPR).
Databáze: OpenAIRE