Generation of UVM compliant Test Benches for Automotive Systems using IP-XACT with UVM-SystemC and SystemC AMS extensions
Autor: | Lucas, Ronan, Vaumorin, Emmanuel, Cuenot, Philippe, Li, Yao, Wang, Zhi, Louërat, Marie-Minerve, Chaput, Jean-Paul, Pêcheux, François, Iskander, Ramy, Barnasconi, Martin, Vörtler, Thilo, Einwich, Karsten |
---|---|
Přispěvatelé: | Circuits Intégrés Numériques et Analogiques (CIAN), Laboratoire d'Informatique de Paris 6 (LIP6), Université Pierre et Marie Curie - Paris 6 (UPMC)-Centre National de la Recherche Scientifique (CNRS)-Université Pierre et Marie Curie - Paris 6 (UPMC)-Centre National de la Recherche Scientifique (CNRS), Université Pierre et Marie Curie - Paris 6 (UPMC)-Centre National de la Recherche Scientifique (CNRS), Publications, Lip6 |
Jazyk: | angličtina |
Rok vydání: | 2014 |
Předmět: | |
Zdroj: | Design and Verification Conference and Exhibition (DVCON Europe) Design and Verification Conference and Exhibition (DVCON Europe), Oct 2014, Munich, Germany |
Popis: | International audience; This paper will present a methodology and flow to automate the test bench creation for automotive heterogeneous HW/SW systems, using SystemC, SystemC-AMS and IP-XACT. The UVM foundation elements such as test, environment, UVC (Universal Verification Component), transactions and associated configuration objects are introduced, which are packaged by means of IP-XACT vendor extensions. The benefit is to facilitate the (re)use of UVM components and environments by providing a readable and configurable test platform description, to trace the requirements of tests, and to generate automatically the entire UVM environment and simulation build flow after configuration of the test scenario. The automation technology is based on IP-XACT and uses new capabilities of the Magillem tools solution. |
Databáze: | OpenAIRE |
Externí odkaz: |