Vortex Transitional Memory Developed with Nb 4-Layer, 10-kA/cm(2) Fabrication Process

Autor: Komura, Yuto, Tanaka, Masamitsu, Fujimaki, Akira, Shuichi Nagasawa, Bozbey, Ali
Přispěvatelé: TOBB ETU, Faculty of Engineering, Department of Electrical & Electronics Engineering, TOBB ETÜ, Mühendislik Fakültesi, Elektrik ve Elektronik Mühendisliği Bölümü, Bozbey, Ali
Předmět:
Zdroj: Publons
Popis: 15th International Superconductive Electronics Conference (2016 : Nagoya; Japan)
We report random access memories (RAMs) based on vortex transitional (VT) memory cell developed with the newly developed AIST 10-kA/cm(2), Nb 4-layer fabrication process, called High-Speed Standard Process (HSTP). We obtained more effective mutual coupling structure by fully use of all the wiring layer, and successfully reduced the cell size to 25 mu m square, which indicated roughly 50% increase in density compared to the previous design. We reduced the critical currents of Josephson junctions and load resistance to be matched with driving circuitry. We tested the miniaturized VT memory cell, and obtained a sufficient margin width of similar to 15%, and also confirmed correct operations of the other components, including a latching driver and address decoder.
Databáze: OpenAIRE