Selective Epitaxy of Si/SiGe to Improve pMOS Devices by Recessed Source/Drain and/or Buried SiGe Channels

Autor: Loo, Roger, Verheyen, Peter, Rooyackers, Rita, Walczyk, Christian, Leys, Frederik, Shamiryan, Denis, Absil, Philip, Delande, Tinne, Moussa, Alain, Weijtmans, Hans, Wise, Rick, Machkaoutsan, Vladimir, Arena, Chantal, McCormack, John, Passefort, Sophie, Sorada, Haruyuki, Inoue, Akira, Lee, Byeong Chan, Hyun, Sangjin, Jakschik, Stefan, Caymax, Matty R., Eneman, Geert, Bender, Hugo, Drijbooms, Chris, Geenen, Luc, Tomasini, Pierre, Godny, Stephane
Zdroj: ECS Transactions; October 2006, Vol. 3 Issue: 7
Abstrakt: Selective Epitaxial Growth of SiGe and/or Si-cap/SiGe heterostructures offer an elegant way to improve pMOS device performance. This paper discusses some important challenges and characteristics of the corresponding epi process. Loading effects are strongly reduced by choosing the growth conditions away from the mass transport regime, i.e. by reducing the growth pressure and/or increasing the gas velocity. Anomalous SiGe thickening at convex corners of recessed areas and the impact of the underlying SiGe on the growth behavior during Si- capping are discussed as well. The limits of the chemical and thermal budgets during pre-epi treatments as defined by the device concepts require some process optimization but are not a show stopper.
Databáze: Supplemental Index