Autor: |
Kobayashi, Kazuhiro, Murai, Hiroyuki, Sakamoto, Takao, Baert, Kris, Tokioka, Hidetada, Sugawara, Takashi, Masutani, Yuuichi, Hirofumi Namizaki, Hirofumi Namizaki, Masahiro Nunoshita, Masahiro Nunoshita |
Zdroj: |
Japanese Journal of Applied Physics; January 1993, Vol. 32 Issue: 1 p469-469, 1p |
Abstrakt: |
We have developed a novel and simple fabrication method for poly-Si thin-film transistors (TFTs) with a self-aligned lightly doped drain (LDD) structure. The feature of this method is the use of lateral etching of an n+Si gate electrode to make an LDD region. The lateral etching is realized by plasma etching with SF6gas. It is found that the etching length in the lateral direction, which is equal to the LDD length, is proportional to the overetching time. Hence, the LDD length is controlled precisely by the overetching time. By applying the fabrication method to make poly-Si TFTs, we have succeeded in decreasing the OFF current by more than one order of magnitude without decreasing the ON current, compared with a conventional poly-Si TFT. It is concluded that our method has a tolerance sufficient to fabricate the LDD structure with a high ON/OFF current ratio. |
Databáze: |
Supplemental Index |
Externí odkaz: |
|