When to forget: A system-level perspective on STT-RAMs.

Autor: Swaminathan, Karthik, Pisolkar, Raghav, Cong Xu, Narayanan, Vijaykrishnan
Zdroj: 17th Asia & South Pacific Design Automation Conference; 1/ 1/2012, p311-316, 6p
Abstrakt: The benefits of using STT-RAMs as an alternative to SRAMs are being examined in great detail. However their comparatively higher write latencies and energies continue to be roadblocks for migrating to MRAM based technology in memory hierarchies. In this paper, we present a novel method by which we demonstrate significant energy reduction in writing to the STT-RAM cell by relaxing its non-volatility property. We exploit this characteristic for optimizing system-level properties such as garbage collection. By categorizing the objects based on their lifetimes it is possible to tune the data retention time of the STT-RAM to minimize the write energy. Our scheme yielded 37% reduction in dynamic energy, 88% reduction in leakage and 85% improvement in the Energy-Delay Product over a corresponding SRAM based memory structure. [ABSTRACT FROM PUBLISHER]
Databáze: Complementary Index