A 1.2 V 12.8 GB/s 2 Gb Mobile Wide-I/O DRAM With 4 \times 128 I/Os Using TSV Based Stacking.

Autor: Kim, Jung-Sik, Oh, Chi Sung, Lee, Hocheol, Lee, Donghyuk, Hwang, Hyong Ryol, Hwang, Sooman, Na, Byongwook, Moon, Joungwook, Kim, Jin-Guk, Park, Hanna, Ryu, Jang-Woo, Park, Kiwon, Kang, Sang Kyu, Kim, So-Young, Kim, Hoyoung, Bang, Jong-Min, Cho, Hyunyoon, Jang, Minsoo, Han, Cheolmin, LeeLee, Jung-Bae
Předmět:
Zdroj: IEEE Journal of Solid-State Circuits; Jan2012, Vol. 47 Issue 1, p107-116, 10p
Abstrakt: A 1.2 V 1 Gb mobile SDRAM, having 4 channels with 512 DQ pins has been developed with 50 nm technology. It exhibits 330.6 mW read operating power during 4 channel operation, achieving 12.8 GB/s data bandwidth. Test correlation techniques to verify functions through micro bumps and test pads have been developed. Block based dual period refresh scheme is applied to reduce self refresh current with minimum chip size burden. Stacking of 2 dies with 7.5 \mu\m diameter and 40 \mu\m pitch TSVs has been fabricated and tested, which results in 76% overall package yield without difference in performances between top and bottom die. [ABSTRACT FROM PUBLISHER]
Databáze: Complementary Index