Autor: |
Blaho, M., Zullino, L., Wolf, H., Stella, R., Andreini, A., Gieser, H.A., Pogany, D., Gornik, E. |
Zdroj: |
IEEE Transactions on Device & Materials Reliability; Sep2004, Vol. 4 Issue 3, p535-541, 7p |
Abstrakt: |
BCD electrostatic discharge (ESD) protection npn devices with different layout variations are analyzed experimentally and by device simulation. The device internal thermal and free carrier density distributions during the transmission line pulse (TLP) and very-fast transmission line pulse (vf-TLP) stresses are studied by a backside transient interferometric mapping technique. The lateral part of the npn transistor dominates the devices operation. The action of the vertical part of the transistor is influenced by the device layout. Experimentally observed activity of both parts of the npn transistor is well reproduced by the simulation. The devices exhibit an excellent ESD performance at both TLP and vf-TLP stress. [ABSTRACT FROM PUBLISHER] |
Databáze: |
Complementary Index |
Externí odkaz: |
|