Signal/Power Integrity Modeling of High-Speed Memory Modules Using Chip-Package-Board Coanalysis.

Autor: Hao-Hsiang Chuang, Wei-Da Guo, Yu-Hsiang Lin, Hsin-Shu Chen, Yi-Chang Lu, Yung-Shou Cheng, Ming-Zhang Hong, Chun-Huang Yu, Wen-Chang Cheng, Yen-Ping Chou, Chuan-Jen Chang, Ku, Joseph, Tzong-Lin Wu, Ruey-Beei Wu
Předmět:
Zdroj: IEEE Transactions on Electromagnetic Compatibility; May2010, Vol. 52 Issue 2, p381-391, 11p
Abstrakt: Under the platform of a high-speed double-data-rate three (DDR3) memory module, a modeling method considering all the significant effects from the chip, package, and board levels is developed to identify and investigate the critical nets affecting the signal or power integrity (SI/PI). For SI part, accurate modeling strategies for signal channels are verified by experiments on samples of address lines. The following what-if analyses of eye diagrams help to identify the discontinuities of package trace to be the bottlenecks and have great effects on the eye diagrams. For PI issues, the modeling methodologies for power distribution networks of data buses are demonstrated and validated with the results of measurement. The analysis indicates that the parasitic effects of the low-cost package structure are the most critical, depicting the importance of improved package design in the next-generation DDR memory modules. [ABSTRACT FROM AUTHOR]
Databáze: Complementary Index