Autor: |
Raygoza-Panduro, Juan José, Ortega-Cisneros, Susana, Rivera, Jorge, de laMora, Alberto |
Předmět: |
|
Zdroj: |
International Journal of Reconfigurable Computing; 2008 Special Issue 1, p1-9, 9p, 4 Diagrams, 3 Charts, 6 Graphs |
Abstrakt: |
This paper presents the design and implementation of an automatically generated mathematical unit, from a program developed in Java that describes the VHDL circuit, ready to be synthesized with the Xilinx ISE tool. The core contains diverse complex operations such as mathematical functions including sine and cosine, among others. The proposed unit is used to synthesize a sliding mode controller for a magnetic levitation system. This kind of systems is used in industrial applications requiring high level of mathematical calculations in small time periods. The core is designed to calculate trigonometric and arithmetic operations in such a way that each function is performed in a clock cycle. In this paper, the results of the mathematical core are shown in terms of implementation, utilization, and application to control a magnetic levitation system. [ABSTRACT FROM AUTHOR] |
Databáze: |
Complementary Index |
Externí odkaz: |
|