Autor: |
De Matteis, Marcello, Galante, Nicolas, Fary, Federico, Vallicelli, Elia, Baschirotto, Andrea |
Zdroj: |
IEEE Transactions on Circuits & Systems. Part II: Express Briefs; Sep2021, Vol. 68 Issue 9, p3068-3072, 5p |
Abstrakt: |
This brief presents a 4th-order continuous-time analog filter based on Flipped-Source-Follower stage. Source-Follower (SF) filters typically adopt pseudo-differential topology (critical for matching and bulk/substrate noise rejection) and are realized in not recent CMOS processes (130nm or 180nm) due to the intrinsic voltage headroom required by SF operation. The proposed device solves the above limitations by proposing a fully-differential circuital topology, which improves by 13 dB the power supply rejection with respect to pseudo differential approach, and by operating in 28nm-CMOS process, thanks to a proper level-shifter transistor, which enables optimum biasing point and enhances filter dynamic range. The prototype is composed by the cascade of two biquadratic cells. It features 90 MHz −3 dB bandwidth, and consumes 816 μW power (408 μW per cell) from a 1V supply. Dynamic-Range is 64 dB with 140 μVRMS output noise, and at 0.32 V0-PEAK differential output voltage swing. Figure-of-Merit is 156 dBJ−1. [ABSTRACT FROM AUTHOR] |
Databáze: |
Complementary Index |
Externí odkaz: |
|