CMOS injection‐locked frequency divider with division factor of three.
Autor: | Dehghani, Rasoul |
---|---|
Zdroj: | IET Circuits, Devices & Systems (Wiley-Blackwell); Jan2016, Vol. 10 Issue 1, p68-77, 10p |
Abstrakt: | A divide‐by‐3 injection locked frequency divider is presented. The divider works based on a two‐stage differential ring oscillator in which two quadrature signals are used as injection signals. The analytical relationship for the divider locking range is derived and the main factors impacting on this parameter are discussed. The circuit has been designed in a 0.18 μm CMOS technology with a supply voltage of 1.8 V. Post layout simulation on the divider including all layout wiring parasitic elements such as resistance, capacitance and inductance shows that the typical locking range of the divider is over 3 GHz from 1 to 4.2 GHz for −0.5 dBm injection signal level while its total power dissipation for 4.2 GHz input injection signal is 505 μW at the supply of 1.8 V. [ABSTRACT FROM AUTHOR] |
Databáze: | Complementary Index |
Externí odkaz: |