Autor: |
Bian Shaoxian, David He, Luan Xiaokun, Jiang Jianfeng, Zhai Feixue, Cai Zhun |
Jazyk: |
čínština |
Rok vydání: |
2019 |
Předmět: |
|
Zdroj: |
Dianzi Jishu Yingyong, Vol 45, Iss 8, Pp 48-52 (2019) |
Druh dokumentu: |
article |
ISSN: |
0258-7998 |
DOI: |
10.16157/j.issn.0258-7998.199804 |
Popis: |
For high-performance chip designs with ever-increasing scale and increasing operating frequency, performance has always been the focus and difficulty of physical design. The buffer is inserted to minimize signal line delay, which optimizes timing and improves performance. The use of Cadence Innovus tools to build physical design flows that reduce deviations between steps is described. At the same time, based on this process, a secondary layout optimization method is proposed. The process and method are verified by a high-performance chip design at 16 nm. The example results show that the design performance is greatly improved, and the timing optimization is 85.07%. The flow and method can effectively improve high performance chip performance. |
Databáze: |
Directory of Open Access Journals |
Externí odkaz: |
|